# A Voltage Reference Circuit with Ultra-low Power Using Subthreshold and Body Effect Techniques

Huimin Zhang
State Key Laboratory
of Electronic Thin Films
and Integrated Devices
UESTC
Chengdu, China
zhang hm0315@163.com

Yun Zhou State Key Laboratory of Electronic Thin Films and Integrated Devices UESTC Chengdu, China zhouy@uestc.edu.cn Kai Yuan
State Key Laboratory
of Electronic Thin Films
and Integrated Devices
UESTC
Chengdu, China
yuankai@uestc.edu.cn

Yadong Jiang
State Key Laboratory
of Electronic Thin Films
and Integrated Devices
UESTC
Chengdu, China

Abstract—We have demonstrated a voltage reference circuit with ultra-low power by a standard 0.5  $\mu m$  complementary metal oxide semiconductor (CMOS) N-well process. Two voltages with opposite temperature coefficient are added to produce a reference voltage which is approximately equal to the threshold voltage of a metallic oxide semiconductor field effect transistor (MOFET) at absolute temperature of zero degree. In addition, a current that is proportional to the square of absolute temperature, which can accurately compensate the pre-exponential factor of subthreshold current is introduced. Experimental results show that the proposed circuit can provide a reference voltage with a temperature coefficient of 5.54 ppm/°C over a range from -20 to 85 °C, a total supply current of 123 nA, as well as an ultra-low power of only 0.209  $\mu W$  under a supply voltage of 1.7 V at room temperature.

Keywords-voltage reference circuit; ultra-low power consumption; subthreshold; body effect techniques

## I. INTRODUCTION

The growing trend of the analog and digital large scale integrated circuit (LSI) functions on a chip has given rise to the development of precision and small analog components in metal oxide semiconductor (MOS) technology, Those LSIs would be suitable for power aware applications, such as portable mobile devices, smart intelligent sensors and Life-log/Life-assist medical devices [1]. As a promising step toward such LSIs can be realized by utilizing the properties of devices operated in the subthreshold region.

Reference circuits are the foremost building blocks in the mixed-signal ultra-low power domain. To resolve this problem, many reference circuits that consist of the subthreshold operation of MOSFETs have been proposed [2]-[3]. However, these needed a number of large resistances to reach a low current and a variety of capacitances to compensate unnecessary null points and poles. As we known, such high resistances and capacitances could not only occupy a large area, but also consume relatively high power. Recently, many improved reference circuits have been reported [4]-[7]. For example, these circuits that consist of subthreshold MOSFETs without resistor achieved ultra-low power, while the simple current mirror with differential amplifier may cause some errors to the following circuits. In consideration of those factors, a voltage reference circuit with ultra-low power using subthreshold and body effect techniques is proposed. It has

#### II. TEMPERATURE CHARACTERISTICS

The current-to-voltage (I-V) characteristics of an N-channel metal oxide semiconductor (NMOS) transistor that operates in the saturation and in the subthreshold region can be expressed as (1) and (2), respectively,

$$I_{DS} = \frac{\mu_{n} C_{ox}}{2} \frac{W}{L} (V_{GS} - V_{TH})^{2}$$

$$= \frac{\mu_{n} C_{ox}}{2} K (V_{GS} - V_{TH})^{2}$$
(1)

$$I_{DS} = \mu_n C_{ox} V_T^2 (\eta - 1) \frac{W}{L} \exp\left(\frac{V_{GS} - V_{TH}}{\eta V_T}\right)$$

$$= I_0 K \exp\left(\frac{V_{GS} - V_{TH}}{\eta V_T}\right)$$
(2)

Where  $I_0 = \mu_{\rm n} C_{\rm ox} V_T^{\ 2} (\eta - 1)$  is the pre-exponential factor of the subthreshold current,  $\mu_{\rm n}$  is the carrier mobility in the channel,  $C_{\rm ox}$  is the gate-oxide capacitance,  $V_{\rm TH}$  is the threshold voltage, W and L are the channel width and length,  $V_T = \frac{kT}{q}$  is the thermal voltage,  $\eta$  is the subthreshold slope

factor[4]. The temperature dependence of the carrier mobility

$$\mu_{\rm n}$$
 is given by  $\mu_{\rm n} = \mu_0 \bigg(\frac{T_o}{T}\bigg)^{\!m}$  , where  $\mu_0$  is the

mobility at  $T_0$ , m is the temperature exponent.

We will utilize this relation between temperature and current that has been investigated to discuss and analyze the principle of following circuit.

#### III. PROPOSED VOLTAGE REFERENCE

Our proposed voltage reference circuit that consists of three main subcircuits is shown in figure 1. The first is a  $PTAT^2$  current subcircuit composed of transistors working in subthreshold (M<sub>4</sub>, M<sub>6</sub>) and others in saturation. It will generate a current I<sub>2</sub>, which is proportional to the square of absolute

small temperature coefficient and micro area occupation on the chip owing to no capacitor and resistor to use.

This work supported by the National Natural Science Foundation of China (61021061)

temperature. The second is a voltage reference subcircuit composed of two source-coupled pairs ( $M_{11}$ - $M_{15}$ ), among which all transistors are operated in the subthreshold except for  $M_{16}$ - $M_{18}$ . It accepts the current  $I_2$  through current mirrors and generates two voltages with a negative temperature coefficient  $V_{TH}$  and a positive temperature coefficient  $V_T$ . Then the two

voltages are combined to produce a reference voltage  $V_{\text{REF}}$  with a zero TC. The third is a start-up circuit composed of MS1, MS2 and MS3 that are used to making sure the entire circuit work in stable state. The following trifles will describe the operation in details.



Figure 1. Proposed voltage reference circuit

# A. The PTAT<sup>2</sup> current subcircuit

The PTAT<sup>2</sup> current generator circuit is composed of M<sub>3</sub>-M<sub>10</sub> and M<sub>1</sub>-M<sub>2</sub> that provide forward bias for the source-bulk junction to reduce the threshold voltage of the NMOS transistors [9]. The current mirror consisted by transistors M<sub>9</sub> and M<sub>10</sub> imposes equal current I<sub>2</sub> in M<sub>3</sub> and M<sub>5</sub>, meanwhile, the current mirror consisted by transistors M7 and M8 imposes equal current I<sub>1</sub> in M<sub>4</sub> and M<sub>6</sub>. To bias M<sub>4</sub>, M<sub>6</sub> in the subthreshold region and M3, M5 in the saturation region, two different threshold voltages must be achieved, meanwhile considered producing in standard digital MOS transistors, forward bias for the source-bulk junction is introduced[9]. Therefore, in order to avoid turning on the p-n junction of the source-bulk junction at the highest temperature, the forward bias voltageV<sub>GS1</sub> and the threshold voltages of M<sub>4</sub>, M<sub>6</sub> transistors must set appropriate value at room temperature, thereby, temperature- dependent bulk current of these transistors are small enough to neglect[9]. Except M<sub>4</sub> and M<sub>6</sub>, all the transistors operate in the saturation region. The I-V characteristics of a NMOS transistor in the saturation and the subthreshold regions can be approximated by (1) and (2), respectively. Assuming M<sub>4</sub> and M<sub>6</sub> in subthreshold with a drain current I<sub>1</sub> and M<sub>3</sub> and M<sub>5</sub> in saturation with a drain current I<sub>2</sub>, the gate-source voltages of M<sub>3</sub> and M<sub>4</sub> (M<sub>5</sub> and M<sub>6</sub>) are identical, so we can obtain

$$V_{TH3} + \sqrt{\frac{2I_2}{\mu_n C_{ox} \frac{W_3}{L_3}}} = V_{TH4} + \eta V_T \ln \left( \frac{I_1}{\mu_n C_{ox} V_T^2 \frac{W_4}{L_4}} \right)$$
(3)

$$V_{TH5} + \sqrt{\frac{2I_2}{\mu_n C_{\alpha x}} \frac{W_5}{L_5}} = V_{TH6} + \eta V_T \ln \left( \frac{I_1}{\mu_n C_{\alpha x} V_T^2 W_6/L_6} \right)$$
(4)

Here we have neglected channel length modulation ( $\lambda=0$ ) and taken advantage of the source-bulk junction to provide forward bias voltages of  $M_4$  and  $M_6$ , so  $V_{TH\,4}=V_{TH\,6}$  and  $V_{TH\,3}=V_{TH\,5}$ . By subtracting (3) from (4), we can obtain the expression of the current  $I_2$ :

$$I_{2} = \frac{\mu_{n} C_{ox} \frac{W_{5}}{L_{5}}}{2\left(\sqrt{(W_{5}/L_{5})/(W_{3}/L_{3})} - 1\right)^{2}} \eta^{2} V_{T}^{2} \ln^{2} \left(\frac{W_{6}}{L_{4}}\right)$$

$$\frac{12}{2} \frac{12}{14} \frac{1}{18} \frac{1}$$

Figure 2. Measured current I<sub>2</sub> as a function of temperature.

Figure 2 shows the simulated relationship between temperature and current with a typical working temperature of 27°C, we can find the simulated result coincides with theoretical result well. Compared with  $I_{\rm P}$  in [7], the obtained PATA $^2$  current that is independent on the voltage reference will be better for offsetting the pre-exponential factor of the subthreshold current  $I_0$  in  $V_{\rm REF}$  and compensating the output voltage reference. Therefore, a voltage that is insensitive to the temperature can be obtained.

## B. The voltage reference subcircuit

The right of figure 1 shows the voltage reference subcircuit we used [7]. It consists of transistors  $M_{11}$ -  $M_{15}$  that all MOSFETs are operated in the subthreshold region except current mirrors. We can discover that the gate-source voltages  $(M_{11}\text{-}M_{15})$  of transistors form a closed loop, and the current in  $M_{11}$  and  $M_{13}$  are  $3I_2$  and  $2I_2$ . Since the output voltage  $V_{REF}$  of the circuit is given by

$$V_{REF} = V_{GS11} - V_{GS12} + V_{GS13} - V_{GS14} + V_{GS15}$$
 (6)

From equation (2), we find

$$V_{GS} = V_{TH} + \eta T_T \ln \left( \frac{I_{DS}}{KI_0} \right) \tag{7}$$

We can assume that the temperature dependence of the threshold voltage can be written by

$$V_{TH}(T) = V_{TH}(T_0) - \kappa (T - T_0)$$
 (8)

Where T is the absolute temperature,  $T_0$  is the initial absolute temperature and  $\kappa$  is the TC of  $V_{TH}$ . Since a gate-source to another gate-source voltage  $\Delta V_{GS}$  from  $M_i$  to  $M_j$  that two transistor operated in subthreshold region can be expressed as

$$\Delta V_{GS} = \eta V_T \ln \left( \frac{K_j}{K_i} \right) \tag{9}$$

The reference voltage  $V_{\text{REF}}$  can be obtained by (6), from (8), this can be expressed as

$$V_{REF} = V_{GS11} + \eta V_T \ln \left( \frac{2K_{12}K_{14}}{K_{13}K_{15}} \right)$$

$$= V_{TH} + \eta V_T \ln \left( \frac{3I_2}{K_{11}I_0} \right) + \eta V_T \left( \frac{2K_{12}K_{14}}{K_{13}K_{15}} \right)$$
(10)

Because of equation (10) expressed as a negative and positive temperature dependence  $V_{TH}$ ,  $V_{T}$  respectively, the output voltage reference  $V_{REF}$  with a zero TC can be obtained by adjusting the size of the transistors. From [6], we also assumed  $V_{REF}$  –  $V_{TH}$   $_{0}$   $\langle\langle\langle$  KT ,  $\eta$   $V_{T}$   $\langle\langle\langle$  KT and the temperature dependence of the reference voltage  $V_{REF}$  in Eq. (9) is rewritten as

$$V_{REF} = V_{TH \, 0} - \kappa T$$

$$+ \eta V_T \ln \left[ \frac{3\eta^2 K_5 K_{12} K_{14}}{(\eta - 1)(\sqrt{K_5 / K_3} - 1)^2 K_{11} K_{13} K_{15}} \ln^2 \left( \frac{K_6}{K_4} \right) \right]$$
(11)

The TC of V<sub>REF</sub> is expressed by

$$\frac{dV_{REF}}{dT} = -\kappa + \eta \frac{k_B}{q} \times \ln \left[ \frac{3\eta^2 K_5 K_{12} K_{14}}{(\eta - 1)(\sqrt{K_5 / K_3} - 1)^2 K_{11} K_{13} K_{15}} \ln^2 \left( \frac{K_6}{K_4} \right) \right]$$
(12)

Therefore, a zero TC can be gotten on condition that

$$-\kappa + \eta \frac{k_B}{q} \ln \left[ \frac{3\eta^2 K_5 K_{12} K_{14}}{(\eta - 1)(\sqrt{K_5/K_3} - 1)^2 K_{11} K_{13} K_{15}} \ln^2 \left( \frac{K_6}{K_4} \right) \right] = 0$$
(13)

An independence temperature voltage reference can be received, at the same time, by substituting (13) in (11) we get

$$V_{REF} = V_{TH0} \tag{14}$$

Based on the above discuss, the value of reference voltage is equal to the threshold voltage of MOSEFTs at 0 K.

From [7], [9], we find both  $V_{TH0}$  and its temperature coefficient  $\kappa$  depend on process variations, mismatch on current mirror, channel doping concentration  $N_A$  and as a function of temperature T. In order to obtain a low sensitivity TC to process variation, some measures such as a large WL values, thus the mismatch can be negligible in compared to the effect of process variations, a common centroid technique were adopted in this proposed circuit. We also find from [7],  $\kappa$  is a logarithmic function of  $N_A$ , Therefore we can neglect the dependence of temperature coefficient  $\kappa$  on process variation.

## IV. EXPERIMENTAL RESULTS

The proposed voltage reference shown in figure 1 was successfully implemented 0.5µm standard N-well CMOS technology, where the threshold voltage of a MOSEFT at 0 K was about 1.27 V. Figure 3 showed the results of the output reference voltage V<sub>REF</sub> as a function of temperature, which was to 1.271 V, approximately equal to the threshold voltage of a MOSEFT at 0K. The temperature average coefficient were 5.54ppm/ °C in a temperature range from -20 °C to 85°C with the supply voltage as a parameter. So we can get a reference voltage that was insensitive to the temperature. Figure 4 showed the supply voltage dependences of the output reference voltage  $V_{REF}$ . The circuit operated with supply voltage ranging from 1.4 to 3.3V and so the line sensitivity was 18ppm/V in the region. We can find the proposed reference voltage circuit was insensitive to temperature and process variations, which could be used as a fundamental references voltage circuit for ultra-low power CMOS LSIs in this process or other smaller process conditions. The performance of the proposed voltage reference circuit comparing with those of other designs already reported in the literature and implemented in various processes was shown in Table I. We can find that the proposed voltage reference circuit was able to work with the lower power consumption and insensitivity temperature, and these characters will be fitting the requirements of modern ultra-low power LSIs. Moreover, the proposed circuit showed very good performance in terms of process variations in sensitivity and the more wide voltage range.



Figure 3. The results of the output reference voltage  $V_{\text{REF}}$  as a function of temperature



Figure 4. The supply voltage dependence of the output reference voltage  $$V_{\text{REF}}$$ 

TABLE I. COMPARED WITH OTHER DESIGNS ALREADY REPORTED IN THE LITERATURE AND IMPLEMENTED IN VARIOUS PROCESS.

| The stimulation results        | The already reported stimulation results |             |             |             |             |
|--------------------------------|------------------------------------------|-------------|-------------|-------------|-------------|
|                                | This work                                | [7]         | [9]         | [5]         | [6]         |
| Technology                     | 0.5µm standard<br>CMOS                   | 0.35μm CMOS | 0.18μm CMOS | 0.35μm CMOS | 0.6μm CMOS  |
| Temperature range              | -20 to 85°C                              | -20 to 80°C | -40 to 85°C | 0 to 80°C   | 0 to 100°C  |
| Minimum supply voltage         | 1.7V                                     | 1.4V        | 0.58V       | 0.9V        | 1.4V        |
| $V_{{\scriptscriptstyle REF}}$ | 1.271V                                   | 754mV       | 342mV       | 670mV       | 309mV       |
| Power consumption              | 0.209μW                                  | 0.3μW       | 0.06μW      | 0.036μW     | 13.6µW      |
| TC                             | 5.54ppm/ °C                              | 7ppm/ °C    | 4.6ppm/ °C  | 10ppm/°C    | 36.9ppm/ °C |
| Line sensitivity               | 18ppm/V                                  | 20ppm/V     | 2800ppm/V   | 2700ppm/V   | 830ppm/V    |

# V. CONCLUSION

The proposed voltage reference circuit that generates two voltages having opposite temperature coefficient, which are added to produce an voltage reference that is approximately equal to the threshold voltage of a MOSEFT at absolute temperature of zero degree. A current that is proportional to the square of absolute temperature is obtained to compensate the pre-exponential factor of the subthreshold current. It is superior to that reported in [7], [9], of which the voltage of  $V_{REF}$  has influence on the gate-source voltage and resistance of  $M_{R1}$ . We can find the proposed reference voltage circuit is insensitive to the temperature and process variations, using as a fundamental references for nanowatt power CMOS LSIs in other smaller process conditions.

### REFERENCES

- A. P. Chandrakasan, D. C. Daly, J. Kwong and Y. K. Ramadass, "Next generation micro-power systems," in proc. IEEE Symp. VLSI Circuits, pp. 2-5, 2008.
- [2] H. Neuteboom, B. M. J. Kup, and M. Janssens, "A DSP-based hearing instrument IC," IEEE J. Solid-State Circuits, vol. 32, pp.1790–1806, Nov 1997.

- [3] H. Banba, H. Shiga, A. Umezawa, T. Miyaba, T. Tanzawa, S. Atsumi, and K. Sakui, "A CMOS bandgap reference circuit with sub-1-V operation," IEEE J. Solid-State Circuits, vol. 34, pp. 670–674, May 1999.
- [4] H. Banba, H. Shiga, A. Umezawa, T. Miyaba, T. Tanzawa, S. Atsumi, and K. Sakui, "A CMOS bandgap reference circuit with sub-1-V operation," IEEE J. Solid-State Circuits, vol. 34, pp. 670–674, May 1999.
- [5] G. De Vita and G. Iannacone, "A sub-1-V, 10 ppm/ °C, Nanopower voltage reference generator," IEEE J. Solid-State Circuits, vol. 42, pp. 1536–1542, Jul 2007.
- [6] K. N. Leung and P. K. T. Mok, "A CMOS voltage reference based on weighted for CMOS low-dropout linear regulators," IEEE J. Solid-State Circuits, vol. 38, pp. 146–150, Jan 2003.
- [7] Ken Ueno, Tetsuya Hirose, Tetsuya Asai, Yoshihito Amemiya, "A 300nW,15 ppm/°C,20ppm/V CMOS Voltage Reference Circuit Consisting of Subthreshold MOSEFTs," IEEE J. Solid-State Circuit circuits,VOL.44, pp. 2047-2054, JULY 2009.
- [8] Y. Taur, and T.H. Ning, Fundamentals of Modern VLSI Devices, Cambridge University Press, 2002.
- [9] Zihua Qu, Meng Zhang, Jianhui Wu and Yongjia Li," A Sub-O.6V,34.8nW,4.6ppm/°C CMOS Voltage Reference using Subthreshold and Body Effect Techniques," IEEE Asia Pacific Conference on Postgraduate, pp. 275-278, Jan 2009.